LSPC-A0: Difference between revisions

From NeoGeo Development Wiki
Jump to navigation Jump to search
mNo edit summary
 
(2 intermediate revisions by the same user not shown)
Line 1: Line 1:
[[File:Mvs_lspc-a0.jpg|right|thumb|LSPC-A0 graphics chip found in on a MV4.]]
{{ChipInfo
|picture=Mvs_lspc-a0.jpg
|pkg=QFP160
|manu=nec
|date=1990 ?
|gates=
|used_on={{PCB|NEO-AES}} {{PCB|MV1}}
}}


Part of the first generation [[GPU]], see {{Chipname|LSPC2-A2}} for more details.
LSPC-A0 is the [[VDC]] part of the first generation chipset, see {{Chipname|LSPC2-A2}} for more details.


=Pinout=
=Pinout=


117: 8 ULN2803 K11 / 112 C0
*117: 8 ULN2803 K11 / 112 C0
116: C0 109
*127: C0 37/1 Ls273 E4/5
115: C0 110
*128: C0 54/B0 21
124: 2H1
125: CA4
126: F7 LS86 12
127: C0 37/1 Ls273 E4/5
128: C0 54/B0 21
158: 3 D7 (AS04)


(Max size:[[:File:lspc-a0_pinout.png]])<br>
{{Pinout|LSPC-A0|640}}
[[File:lspc-a0_pinout.png|640px]]
 
OpenOffice Draw file: [[File:lspc-a0.odg]]


*A1~A3: {{Chipname|68k}} address bus
*A1~A3: {{Chipname|68k}} address bus
*D0~D15: 68k data bus
*D0~D15: 68k data bus
*SVA0~SVA14: Slow VRAM bank address bus
*SVA0~SVA14: Slow [[VRAM]] bank address bus
*SVD0~SVD15: Slow VRAM bank data bus
*SVD0~SVD15: Slow VRAM bank data bus
*FVA0~FVA10: Fast VRAM bank address bus
*FVA0~FVA10: Fast VRAM bank address bus
*FVD0~FVD15: Fast VRAM bank data bus
*FVD0~FVD15: Fast VRAM bank data bus
*LOA0~LOA15: {{Chipname|LO ROM}} address bus ([[P bus]] ?)


[[Category:Chips]]
[[Category:Chips]]

Latest revision as of 01:08, 8 July 2018

Package QFP160
Manufacturer
First use 1990 ?
Used on NEO-AES MV1

LSPC-A0 is the VDC part of the first generation chipset, see LSPC2-A2 for more details.

Pinout

  • 117: 8 ULN2803 K11 / 112 C0
  • 127: C0 37/1 Ls273 E4/5
  • 128: C0 54/B0 21


Edit this pinout

  • A1~A3: 68k address bus
  • D0~D15: 68k data bus
  • SVA0~SVA14: Slow VRAM bank address bus
  • SVD0~SVD15: Slow VRAM bank data bus
  • FVA0~FVA10: Fast VRAM bank address bus
  • FVD0~FVD15: Fast VRAM bank data bus