NEO-E0: Difference between revisions
Jump to navigation
Jump to search
mNo edit summary |
mNo edit summary |
||
Line 9: | Line 9: | ||
On the AES, the AND gate is used for /SROMOE from /SROMOEL AND /SROMOEU. | On the AES, the AND gate is used for /SROMOE from /SROMOEL AND /SROMOEU. | ||
==MV2B @ H7 pinout== | |||
55 = sPCK1B | |||
56 = sPCK2B | |||
==MV2B @ G2 pinout== | ==MV2B @ G2 pinout== |
Revision as of 17:10, 19 August 2012
MVS specific chip.
BIOS vector table swapping
When 68k A8~A23 = 0 and the BIOS's vector table is chosen (by using REG_SWPBIOS or REG_SWPROM), A22I~A23I outputs are set to 1. This makes the address appear to address decoding chips as a BIOS access instead of a P ROM access.
User:Kyuusaku: {A23Z,A22Z} = A[23:22] ^ 2{~|{A[21:7],^A[23:22],VEC}}
On the AES, the AND gate is used for /SROMOE from /SROMOEL AND /SROMOEU.
MV2B @ H7 pinout
55 = sPCK1B 56 = sPCK2B
MV2B @ G2 pinout
OpenOffice Draw file: File:Neo-e0 mv2b G2.odg |
|
MV2B @ F7 pinout
OpenOffice Draw file: File:Neo-e0 mv2b F7.odg |
Acts just as a buffer.
|
Pinout
OpenOffice Draw file: File:Neo-e0.odg |
|