NEO-E0: Difference between revisions
Jump to navigation
Jump to search
mNo edit summary |
m (ChipInfo) |
||
Line 1: | Line 1: | ||
{{ChipInfo | |||
|picture=aes_e0.jpg | |||
|pkg=QFP64R | |||
|manu=fujitsu | |||
|date=1991 ? | |||
|gates= | |||
|used_on={{PCB|NEO-AES3-3}} ... | |||
}} | |||
= | =[[System ROM]] vector table swapping= | ||
When 68k A8~A23 = 0 and the [[System ROM]]'s vector table is chosen (by using {{Reg|REG_SWPBIOS}} or {{Reg|REG_SWPROM}}), A22I~A23I outputs are set to 1. This makes the address appear to address decoding chips as a system ROM access instead of a [[P ROM]] access. | When 68k A8~A23 = 0 and the [[System ROM]]'s vector table is chosen (by using {{Reg|REG_SWPBIOS}} or {{Reg|REG_SWPROM}}), A22I~A23I outputs are set to 1. This makes the address appear to address decoding chips as a system ROM access instead of a [[P ROM]] access. | ||
[[User:Kyuusaku]]: {A23Z,A22Z} = A[23:22] ^ 2{~|{A[21:7],^A[23:22],VEC}} | [[User:Kyuusaku]]: {A23Z,A22Z} = A[23:22] ^ 2{~|{A[21:7],^A[23:22],VEC}} | ||
On the AES, the AND gate is used | On the AES, the AND gate is used to get /SROMOE from /SROMOEL AND /SROMOEU. | ||
=Pinouts= | |||
==MV2B @ H7 pinout== | ==MV2B @ H7 pinout== |
Revision as of 01:17, 12 October 2016
Package | QFP64R |
Manufacturer | |
First use | 1991 ? |
Used on | NEO-AES3-3 ... |
System ROM vector table swapping
When 68k A8~A23 = 0 and the System ROM's vector table is chosen (by using REG_SWPBIOS or REG_SWPROM), A22I~A23I outputs are set to 1. This makes the address appear to address decoding chips as a system ROM access instead of a P ROM access.
User:Kyuusaku: {A23Z,A22Z} = A[23:22] ^ 2{~|{A[21:7],^A[23:22],VEC}}
On the AES, the AND gate is used to get /SROMOE from /SROMOEL AND /SROMOEU.
Pinouts
MV2B @ H7 pinout
55 = sPCK1B 56 = sPCK2B
MV2B @ G2 pinout
OpenOffice Draw file: File:Neo-e0 mv2b G2.odg |
|
MV2B @ F7 pinout
OpenOffice Draw file: File:Neo-e0 mv2b F7.odg |
Acts just as a buffer.
|
Pinout
OpenOffice Draw file: File:Neo-e0.odg |
|