LSPC-A0: Difference between revisions
Jump to navigation
Jump to search
mNo edit summary |
No edit summary |
||
Line 1: | Line 1: | ||
=Pinout= | [[File:Mvs_lspc-a0.jpg|right|thumb|LSPC-A0 graphics chip found in on a MV4.]] | ||
Part of the first generation [[GPU]], see [[LSPC2-A2]] for more details. | |||
==Pinout== | |||
117: 8 ULN2803 K11 / 112 C0 | 117: 8 ULN2803 K11 / 112 C0 | ||
126: F7 LS86 12 | 126: F7 LS86 12 | ||
127: C0 37/1 Ls273 E4/5 | 127: C0 37/1 Ls273 E4/5 | ||
128: C0 54/B0 21 | 128: C0 54/B0 21 | ||
158: 3 D7 (AS04) | 158: 3 D7 (AS04) | ||
(Max size:[[:File:lspc-a0_pinout.png]])<br> | |||
[[File:lspc-a0_pinout.png|640px]] | |||
OpenOffice Draw file: [[File:lspc-a0.odg]] | |||
*A1~A3: [[68k]] address bus | |||
*D0~D15: [[68k]] data bus | |||
*SVA0~SVA14: Slow VRAM bank address bus | |||
*SVD0~SVD15: Slow VRAM bank data bus | |||
*FVA0~FVA10: Fast VRAM bank address bus | |||
*FVD0~FVD15: Fast VRAM bank data bus | |||
*LOA0~LOA15: [[LO ROM]] address bus ([[P bus]] ?) | |||
*DOTA/DOTB,H,LOAD: C ROM multiplexer control, see [[PRO-CT0]] | |||
*EVEN: Swap signal for dual pixel data | |||
*IP0/IP1: | |||
[[Category:Chips]] | [[Category:Chips]] |
Revision as of 00:28, 4 August 2012
Part of the first generation GPU, see LSPC2-A2 for more details.
Pinout
117: 8 ULN2803 K11 / 112 C0
126: F7 LS86 12
127: C0 37/1 Ls273 E4/5
128: C0 54/B0 21
158: 3 D7 (AS04)
(Max size:File:lspc-a0_pinout.png)
File:Lspc-a0 pinout.png
OpenOffice Draw file: File:Lspc-a0.odg
- A1~A3: 68k address bus
- D0~D15: 68k data bus
- SVA0~SVA14: Slow VRAM bank address bus
- SVD0~SVD15: Slow VRAM bank data bus
- FVA0~FVA10: Fast VRAM bank address bus
- FVD0~FVD15: Fast VRAM bank data bus
- LOA0~LOA15: LO ROM address bus (P bus ?)
- DOTA/DOTB,H,LOAD: C ROM multiplexer control, see PRO-CT0
- EVEN: Swap signal for dual pixel data
- IP0/IP1: